Ayuda
Ir al contenido

Dialnet


Modeling of VLSI interconnect

  • J. Poltz [1]
    1. [1] OptEM Engineering Inc., Canadá
  • Localización: Compel: International journal for computation and mathematics in electrical and electronic engineering, ISSN 0332-1649, Vol. 13, Nº 1, 1994, págs. 191-194
  • Idioma: inglés
  • Enlaces
  • Resumen
    • Digital systems utilize frequencies into the GHz range Attempts to reduce the propagation delay by lowering the interconnect capacitance (decreasing cross‐sectional dimensions) cause an increase in wire resistance which, in turn, increases the rise time and indirectly slows down the response Therefore, it is impossible to optimize VLSI and packaging interconnections to maximize the clock rate without analyzing losses (solving Helmholtz equation) and implementing lossy transmission line models This paper presents modeling and simulation of a gate array interconnect.


Fundación Dialnet

Dialnet Plus

  • Más información sobre Dialnet Plus

Opciones de compartir

Opciones de entorno