Ayuda
Ir al contenido

Dialnet


Resumen de Evaluation of variability using Schmitt trigger on full adders layout

L.B. Moraes, A.L. Zimpeck, C. Meinhardt, R. Reis

  • The aggressive technology and voltage scaling which modern digital circuits are facing introduce a higher influence in metrics, as performance and power consumption, due to process variability. To mitigate that, novel techniques are proposed and tested in the literature. This work analyzes the impact on variability robustness using a technique based on the replacement of full adders internal inverters by Schmitt Triggers. Some works point that the given technique helps to improve the variability robustness at the electrical level. Therefore, analysis has been performed at layout level using the 7 nm FinFET technology node from ASAP7 library and the technique was applied on four full adder designs. Performance, energy and area are taken into account. Results show up to 64.74% and 66.6% improvement in average delay and energy variability robustness, respectively.


Fundación Dialnet

Dialnet Plus

  • Más información sobre Dialnet Plus