Ayuda
Ir al contenido

Dialnet


Impact of Body Bias on Delay Fault Testing of Sub-100 nm CMOS Circuits

  • Autores: Bipul C. Paul, Kaushik Roy
  • Localización: Journal of electronic testing: Theory and applications, ISSN 0923-8174, Nº. 2, 2006, págs. 115-124
  • Idioma: inglés
  • Texto completo no disponible (Saber más ...)
  • Resumen
    • A Body biasing technique has recently been proposed for microprocessors in sub-100 nm technology generations. It is shown that forward body bias (FBB) reduces the leakage power and suppresses the effect of process variation while reducing the complexity of dualVth technology. In this paper, we study the effect of body bias on the delay fault testing of CMOS circuits. We analyze the impact of both fixed and adaptive body biasing techniques on test cost and the quality of test. Statistical analysis on several benchmark circuits shows that the adaptive body biasing design will have the most effective impact on delay fault by maintaining the test cost at its minimum under process variation while ensuring the test quality at its highest level.


Fundación Dialnet

Dialnet Plus

  • Más información sobre Dialnet Plus

Opciones de compartir

Opciones de entorno