To read this content please select one of the options below:

A vertex cut algorithm for model order reduction of parasitic resistive networks

Petko Kitanov (Department of Applied Mathematics, University of Guelph, Guelph, Canada)
Odile Marcotte (Department of Computer Science and GERAD, Université du Québec à Montréal, Montréal, Canada)
Wil H.A. Schilders (Numerical Mathematics for Industry, Eindhoven University of Technology and Dutch Platform for Mathematics, Eindhoven, The Netherlands)
Suzanne M. Shontz (Computer Science and Engineering, The Pennsylvania State University, University Park, Pennsylvania, USA)
179

Abstract

Purpose

To simulate large parasitic resistive networks, one must reduce the size of the circuit models through methods that are accurate and preserve terminal connectivity and network sparsity. The purpose here is to present such a method, which exploits concepts from graph theory in a systematic fashion.

Design/methodology/approach

The model order reduction problem is formulated for parasitic resistive networks through graph theory concepts and algorithms are presented based on the notion of vertex cut in order to reduce the size of electronic circuit models. Four variants of the basic method are proposed and their respective merits discussed.

Findings

The algorithms proposed enable the production of networks that are significantly smaller than those produced by earlier methods, in particular the method described in the report by Lenaers entitled “Model order reduction for large resistive networks”. The reduction in the number of resistors achieved through the algorithms is even more pronounced in the case of large networks.

Originality/value

The paper seems to be the first to make a systematic use of vertex cuts in order to reduce a parasitic resistive network.

Keywords

Citation

Kitanov, P., Marcotte, O., Schilders, W.H.A. and Shontz, S.M. (2012), "A vertex cut algorithm for model order reduction of parasitic resistive networks", COMPEL - The international journal for computation and mathematics in electrical and electronic engineering, Vol. 31 No. 6, pp. 1850-1871. https://doi.org/10.1108/03321641211267155

Publisher

:

Emerald Group Publishing Limited

Copyright © 2012, Emerald Group Publishing Limited

Related articles